

# STM32G4 Technique Training

> HRTIMER v2





### HRTIMER v2

>Additional features and improvements vs HRTIMER v1



#### Agenda 3

- Addition of a 6<sup>th</sup> timing unit
- Built-in slope compensation
- Valley skipping counter (event counter-based blanking)
- Enhanced protections
  - Blanking on fault signals
  - Stop on over-current before PWM start (short-circuit protection)
  - Fault after multiple pulses
- Push-pull mode improvements
- Classical PWM mode
- Up/Down counting mode
- ADC triggers extended to 10 channels, with post-scaler
- Others
- · No-overhead duty cycle zeroing
- Easier interleaved schemes handling
- Balanced Idle resuming automatically
- Re-synchronized update mode
- Swap mode
- Triggerred half mode
- Events propagation across timer





#### "HRTIMERv2": Additional features

G4 series

#### Feature list

- Valley skipping counter (event counter-based blanking)
- Slope compensation (High-speed DAC triggering unit)
- **Zero duty cycle** forced when CMP = 0 (developer's friendliness)
- 6th timing unit (for triple interleaved LLC) → 12 outputs
- Re-synchronized update mode → Special mechanism for interleaved LLC (Synchronous rectification control with phase-shift advance), with asynchronous update option
- New protection schemes
  - · Blanking on fault signals
  - Stop on over-current before PWM start (short-circuit protection)
  - · Fault after multiple pulses
- HW re-enable of balanced idle
- Push-Pull
  - · Counter reset mode
  - Deadtime (safety feature)
- "Greater than" PWM mode (CNT<CMP should be active otherwise inactive)</li>
- Up/down counting mode for direct ADC sampling at middle on T<sub>ON</sub>
- Multi phase support for triple and quad interleaved solution (1 register set by user → 3, 4 registers updated automatically)





#### **HRTIM Overview**

#### F3 and G4 series

- Modular architecture: one master and 6 timer sub-units that can be cross-synchronized
- Digital@170MHz followed by analog DLL
- High-resolution
  - 184 ps on all Outputs
- Self-compensated
  - No Temp/Vdd drift
- Up to 12 PWMs outputs
- Multiple faults/events In
- Minimizes SW overhead
- Complex event handling
  - Blanking / windowing / timeout



#### 6th timing unit 6

- The timer F unit has been added to have a total of 12 outputs available, together with a 6th FAULT input
- Rational: possibility to address larger converters
  - Triple-interleaved half-bridge LLC, requiring 3 x 4 outputs
    - 2x at primary for half-bridge control and 2x at secondary for synchronous rectification
  - Dual interleaved full-bridge LLC (2x 6 outputs)
  - Dual phase-shift full bridge converter (2x 6 outputs)

#### Implementation

- Timer F New control / status bits have been added in reserved areas, to maintain partial compatibility whenever possible
- Still, as many registers were full, the option was chosen to maintain all bits in single 32-bit registers, but breaking compatibility
- When bit position was changed, this is managed transparently by the HAL / LL



#### Compatibility loss v1 to v2

- Events mapping across timers
  - source events that can be used in a destination timer to set or reset the outputs
  - In most cases, 2 combinations are left out of the 3 were available on the v1

Table 174. Events mapping across timer A to F

|             |      |      | Tim  | er A |      |      | Time | er B |      |      | Tim  | er C |      |      | Tim  | er D |      |      | Tim  | er E |      |      | Tim  | er F |      |
|-------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Sou         | ırce | CMP1 | CMP2 | CMP3 | CMP4 |
|             | TA   | -    | -    | -    | -    | 1    | 2    | -    | ×    | -    | 3    | 4    | -    | 5    | 6    | -    | -    | -    | -    | 7    | 8    | -    | -    | -    | 9    |
| _           | ТВ   | 1    | 2    | -    | X    | -    | -    | -    | -    | -    | -    | 3    | 4    | -    | -    | 5    | 6    | 7    | 8    | -    | -    | -    | -    | 9    | -    |
| Destination | TC   | -    | 1    | 2    | -    | -    | 3    | 4    | -    | -    | -    | -    | -    | -    | 5    | -    | 6    | -    | ×    | 7    | 8    | -    | 9    | -    | -    |
| estir       | TD   | 1    | -    | -    | 2    | -    | 3    | -    | 4    | ×    | -    | X    | 5    | -    | -    | -    | -    | 6    | -    | -    | 7    | 8    | -    | 9    | -    |
| Δ           | TE   | -    | -    | X    | 1    | -    | -    | 2    | 3    | 4    | 5    | -    | -    | 6    | 7    | -    | X    | -    | -    | -    | -    | -    | -    | 8    | 9    |
|             | TF   | -    | -    | 1    | -    | 2    | -    | -    | 3    | 4    | -    | -    | 5    | -    | -    | 6    | 7    | -    | 8    | 9    | -    | -    | -    | -    | -    |







#### Compatibility loss v1 to v2

#### Blanking and windowing

- source that can be used in a destination timer to condition the external events
- In most cases, 2 combinations are left out of the 3 were available on the v1
- Coupling between adjacent timers are privileged

Table 182. Filtering signals mapping per timer

|             |         |      | Tim  | er A |     | •    | Tim  | er E | 3   |      | Tim  | er C | :   |      | Tim  | er D | )   | -    | Tim  | er E |     |      | Tim  | er F |     |
|-------------|---------|------|------|------|-----|------|------|------|-----|------|------|------|-----|------|------|------|-----|------|------|------|-----|------|------|------|-----|
| s           | ource   | CMP1 | CMP2 | CMP4 | TA2 | CMP1 | CMP2 | CMP4 | TB2 | CMP1 | CMP2 | CMP4 | TC2 | CMP1 | CMP2 | CMP4 | TD2 | CMP1 | CMP2 | CMP4 | TE2 | CMP1 | CMP2 | CMP4 | TF2 |
|             | Timer A | -    | -    | -    | -   | 1    | -    | 2    | 3   | 4    | -    | 5    | X   | 7    | -    | -    | -   | -    | 8    | -    | -   | 6    | -    | -    | -   |
| _           | Timer B | 1    | -    | 2    | 3   | -    | -    | -    | -   | 4    | 5    | -    | X   | -    | 7    | -    | -   | 8    | -    | -    | -   | -    | 6    | -    | -   |
| atio        | Timer C | -    | 1    | -    | -   | 2    | -    | 3    | X   | -    | -    | -    | -   | 5    | -    | 6    | 7   | -    | -    | 8    | -   | 4    | -    | -    | -   |
| Destination | Timer D | 1    | -    | -    | -   | -    | 2    | -    | -   | 3    | 4    | -    | 5   | -    | -    | 1    | 1   | 6    | -    | 7    | X   | -    | -    | 8    | -   |
|             | Timer E | -    | 1    | -    | -   | 2    | -    | -    | -   | 3    | -    | X    | X   | 6    | -    | 7    | 8   | -    | -    | -    | -   | -    | -    | 4    | 5   |
|             | Timer F | -    | -    | 1    | -   | -    | 2    | -    | -   | -    | -    | 3    | -   | -    | 4    | 5    | -   | 6    | -    | 7    | 8   | -    | -    | -    | -   |

New

Removed on v2

Table 183. Windowing signals mapping per timer (EEFLTR[3:0] = 1111)

|                 |                 |                 | 31              | · · · · · · · · · · · · · · · · · · · |                 | 1               |
|-----------------|-----------------|-----------------|-----------------|---------------------------------------|-----------------|-----------------|
| Destination     | Timer A         | Timer B         | Timer C         | Timer D                               | Timer E         | Timer F         |
| TIMWIN (source) | Timer B<br>CMP2 | Timer A<br>CMP2 | Timer D<br>CMP2 | Timer C<br>CMP2                       | Timer F<br>CMP2 | Timer E<br>CMP2 |



Timer D CMP2 on HRTIMv1

#### Compatibility loss v1 to v2

- ADC triggers 1 to 4
  - 5 and 4 Timer F sources replacing previous events, spread among all timers

#### 20.5.66 HRTIM ADC trigger 1 register (HRTIM\_ADC1R)

| 31            | 30            | 29            | 28            | 27            | 26           | 25           | 24            | 23            | 22           | 21           | 20           | 19            | 18            | 17           | 16           |
|---------------|---------------|---------------|---------------|---------------|--------------|--------------|---------------|---------------|--------------|--------------|--------------|---------------|---------------|--------------|--------------|
| ADC3<br>TEPER | ADC3<br>TEC4  | ADC3<br>TEC3  | ADC3<br>TFRST | ADC3<br>TDPER | ADC3<br>TDC4 | ADC3<br>TDC3 | ADC3<br>TFPER | ADC3<br>TCPER | ADC3<br>TCC4 | ADC3<br>TCC3 | ADC3<br>TFC4 | ADC3<br>TBRST | ADC3<br>TBPER | ADC3<br>TBC4 | ADC3<br>TBC3 |
| rw            | rw            | rw            | TEC2          | rw            | rw           | rw           | TDC2          | rw            | rw           | rw           | TCC2         | rw            | rw            | rw           | rw           |
| 15            | 14            | 13            | 12            | 11            | 10           | 9            | 8             | 7             | 6            | 5            | 4            | 3             | 2             | 1            | 0            |
| ADC3<br>TFC3  | ADC3<br>TARST | ADC3<br>TAPER | ADC3<br>TAC4  | ADC3<br>TAC3  | ADC3<br>TFC2 | ADC3<br>EEV5 | ADC3<br>EEV4  | ADC3<br>EEV3  | ADC3<br>EEV2 | ADC3<br>EEV1 | ADC3<br>MPER | ADC3<br>MC4   | ADC3<br>MC3   | ADC3<br>MC2  | ADC3<br>MC1  |
| TBC2          | rw            | rw            | rw            | rw            | TAC2         | rw           | rw            | rw            | rw           | rw           | rw           | rw            | rw            | rw           | rw           |

#### 20.5.67 HRTIM ADC trigger 2 register (HRTIM\_ADC2R)

| 31            | 30           | 29            | 28           | 27            | 26            | 25            | 24            | 23           | 22            | 21            | 20           | 19           | 18           | 17            | 16           |
|---------------|--------------|---------------|--------------|---------------|---------------|---------------|---------------|--------------|---------------|---------------|--------------|--------------|--------------|---------------|--------------|
| ADC4<br>TERST | ADC4<br>TEC4 | ADC4<br>TEC3  | ADC4<br>TEC2 | ADC4<br>TDRST | ADC4<br>TDPER | ADC4<br>TDC4  | ADC4<br>TFPER | ADC4T<br>DC2 | ADC4T<br>CRST | ADC4T<br>CPER | ADC4T<br>CC4 | ADC4<br>TFC4 | ADC4T<br>CC2 | ADC4T<br>BPER | ADC4T<br>BC4 |
| rw            | rw           | rw            | rw           | rw            | rw            | rw            | TDPER         | rw           | rw            | rw            | rw           | TCC3         | rw           | rw            | rw           |
| 15            | 14           | 13            | 12           | 11            | 10            | 9             | 8             | 7            | 6             | 5             | 4            | 3            | 2            | 1             | 0            |
| ADC4<br>TFC3  | ADC4<br>TBC2 | ADC4<br>TAPER | ADC4<br>TAC4 | ADC4<br>TFC2  | ADC4<br>TAC2  | ADC4<br>EEV10 | ADC4<br>EEV9  | ADC4<br>EEV8 | ADC4<br>EEV7  | ADC4<br>EEV6  | ADC4<br>MPER | ADC4<br>MC4  | ADC4<br>MC3  | ADC4<br>MC2   | ADC4<br>MC1  |
| TBC3          | rw           | rw            | rw           | TAC3          | rw            | rw            | rw            | rw           | rw            | rw            | rw           | rw           | rw           | rw            | rw           |





#### Compatible v1 to v2

#### Counter reset sources

- The 2 new Timer F sources (CMP1, CMP2) are placed on previously reserved bit
- Applies to the 6 registers: HRTIM\_RSTAR..HRTIM\_RSTFR

#### HRTIM timer A reset register (HRTIM\_RSTAR) 20.5.33

Address offset: 0x0D4

Reset value: 0x0000 0000

| 31           | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18                | 17           | 16           |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------------|--------------|--------------|
| TIMF<br>CMP2 | TIME<br>CMP4 | TIME<br>CMP2 | TIME<br>CMP1 | TIMD<br>CMP4 | TIMD<br>CMP2 | TIMD<br>CMP1 | TIMC<br>CMP4 | TIMC<br>CMP2 | TIMC<br>CMP1 | TIMB<br>CMP4 | TIMB<br>CMP2 | TIMB<br>CMP1 | EXT<br>EVNT<br>10 | EXT<br>EVNT9 | EXT<br>EVNT8 |
| rw                | rw           | rw           |
| 15           | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2                 | 1            | 0            |
| EXT<br>EVNT7 | EXT<br>EVNT6 | EXT<br>EVNT5 | EXT<br>EVNT4 | EXT<br>EVNT3 | EXT<br>EVNT2 | EXT<br>EVNT1 | MST<br>CMP4  | MST<br>CMP3  | MST<br>CMP2  | MST<br>CMP1  | MST<br>PER   | CMP4         | CMP2              | UPDT         | TIMF<br>CMP1 |
| rw                | rw           | rw           |





#### Compatible v1 to v2

- Capture 1 and 2 trigger sources
  - The 4 new Timer F sources (CMP1, CMP2, SET and RESET) are placed on previously reserved bit

#### HRTIM timer A capture 1 control register (HRTIM\_CPT1ACR) 20.5.40

Address offset: 0x0DC

Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27            | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17         | 16         |
|------------|------------|------------|------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------------|------------|
| TE<br>CMP2 | TE<br>CMP1 | TE1<br>RST | TE1<br>SET | TD<br>CMP2    | TD<br>CMP1   | TD1<br>RST   | TD1<br>SET   | TC<br>CMP2   | TC<br>CMP1   | TC1<br>RST   | TC1<br>SET   | TB<br>CMP2   | TB<br>CMP1   | TB1<br>RST | TB1<br>SET |
| rw         | rw         | rw         | rw         | rw            | rw           | rw           | rw           | rw           | rw           | rw           | rw           | rw           | rw           | rw         | rw         |
| 15         | 14         | 13         | 12         | 11            | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1          | 0          |
| TF<br>CMP2 | TF<br>CMP1 | TF1<br>RST | TF1<br>SET | EXEV1<br>0CPT | EXEV9<br>CPT | EXEV8<br>CPT | EXEV7<br>CPT | EXEV6<br>CPT | EXEV5<br>CPT | EXEV4<br>CPT | EXEV3<br>CPT | EXEV2<br>CPT | EXEV1<br>CPT | UPD<br>CPT | SW<br>CPT  |
| rw         | rw         | rw         | rw         | rw            | rw           | rw           | rw           | rw           | rw           | rw           | rw           | rw           | rw           | rw         | rw         |





#### FAULT6 Control bits 12

- Very same programming as FAULT1..FAULT5
  - Control bits placed in HRMTIM\_FLTINR2

#### HRTIM fault input register 2 (HRTIM\_FLTINR2) 20.5.72

Address offset: 0x3D4

Reset value: 0x0000 0000

| 31          | 30   | 29   | 28     | 27   | 26             | 25    | 24     | 23          | 22         | 21             | 20             | 19             | 18             | 17             | 16             |
|-------------|------|------|--------|------|----------------|-------|--------|-------------|------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Res.        | Res. | Res. | Res.   | Res. | Res.           | FLTS  | D[1:0] | Res.        | Res.       | FLT6<br>SRC[1] | FLT5<br>SRC[1] | FLT4<br>SRC[1] | FLT3<br>SRC[1] | FLT2<br>SRC[1] | FLT1<br>SRC[1] |
|             |      |      |        |      |                | rw    | rw     |             |            | rw             | rw             | rw             | rw             | rw             | rw             |
| 15          | 14   | 13   | 12     | 11   | 10             | 9     | 8      | 7           | 6          | 5              | 4              | 3              | 2              | 1              | 0              |
| FLT6<br>LCK |      | FLT6 | F[3:0] |      | FLT6<br>SRC[0] | FLT6P | FLT6E  | FLT5<br>LCK | FLT5F[3:0] |                |                |                | FLT5<br>SRC[0] | FLT5P          | FLT5E          |
| rwo         | rw   | rw   | rw     | rw   | rw             | rw    | rw     | rwo         | rw         | rw             | rw             | rw             | rw             | rw             | rw             |





## Current mode power supplies i

- Peak current mode control technique features advantages vs voltage mode, among them:
  - Better line regulation
  - Easier to parallel
  - Current limitation comes for free
- ...but:
  - current sensor is difficult
  - Requires a slope compensation









## Slope Compensation (context) 14

 Implemented for stabilizing peak current-mode PWM converters when duty cycle is above 50% (inverted buck demo on F334-DSICO)



- Managed using DMA or using few CMP registers on HRTIMERv1
- Now built-in the HRTIMERv2 itself
  - Lower resources consumption (no DMA channel, used, no DMA traffic)
  - Possibility to have a much higher number of steps



### Slope compensation i

- This is done by applying a negative saw tooth shape (slope) on the current comparator, using the DAC
  - This sawtooth must be synchronized with the PWM



- The HRTIMERv2 features two DAC output triggers
  - For resetting (synchronizing) the sawtooth
  - For decrementing the DAC values





# Using Slope compensation 16

- 2 control bits allows to program the DAC reset and DAC step events
  - Usually, DAC reset on period and DAC steps on CMP2
  - Other option possible (DAC square wave for hysteretic control)

 The CMP2 defines the number of steps and is automatically incremented by the HRTIMER





# DAC triggers circuitry update

New triggers

The triggers are redirect to all DAC with dual trigger capability

Master TimA TimB TimC TimD TimE TimF hrtim\_dac\_step\_trigD hrtim\_dac\_reset\_trigD \_dac\_step\_trigB \_dac\_step\_trigC hrtim\_dac\_reset\_trigC Timer D update hrtim\_dac\_step\_trigE Timer E update Timer F update hrtim\_dac\_reset\_trigA Timer C update ♣ hrtim\_dac\_step\_trigF hrtim\_dac\_reset\_trigF hrtim\_dac\_reset\_trigB Timer B update Master update \_dac\_step\_ ▲ hrtim\_ Trigger Trigger Trigger Trigger Trigger Trigger DACSYNC DACSYNC DACSYNC DACSYNC DACSYNC DACSYNC DACSYNC [1:0] [1:0] [1:0] [1:0] [1:0] [1:0] [1:0] Master 2 TimB 2 TimC 2 TimC 3 TimE 2 TimA 2 TimC 1  $^{\circ}$ TimF 2 Master TimB ( TimD ; TimE ( TimB TimD TimD TimF : TimA TimE Tim B 3 Tim C 3 Tim C 3 Tim E 3 Tim E 3 Tim A 2 Tim B 2 Tim C 2 Tim E 2 Tim F 2 TimF ; dac\_trig\_out1 dac\_trig\_out2 dac\_trig\_out3 DACx DACx DACx Trigger Trigger Trigger

Legacy triggers



# Configuring Dual channel DAC triggers

- The Reset and step triggers can be configured with 2 programming bits, in the 4 following modes:
  - Edge-aligned slope compensation: the sawtooth starts on PWM period beginning and multiple triggers are generated during the period
  - Center-aligned slope compensation: the sawtooth starts on the output set event and multiple triggers are generated during the period
  - Hysteretic controller: the DAC values are just changed twice per period, when the
    output state changes (2 triggers are generated per PWM period). In edge-aligned
    mode, the triggers are generated on counter reset or rollover. In center-aligned
    mode, the triggers are generated when the output is set.





## Slope compensation pitfalls 19

- The CMP2 value cannot be programmed with a value below 3 f<sub>HRTIM</sub> clock (anyway gives a max sampling rate above DAC spec)
- The rounding error can bring unnecessary triggers
  - Example: TIMxPER= 8192 and 6 triggers yields 1365.3

| -             | CMP2 = 1365 | dac_trg | dac_step_trg | CMP2 = 1366 | dac_trg | dac_step_trg |
|---------------|-------------|---------|--------------|-------------|---------|--------------|
|               | 1365        | -       | 1            | 1366        | -       | 1            |
|               | 2730        | -       | 2            | 2732        | -       | 2            |
|               | 4095        | -       | 3            | 4098        | -       | 3            |
|               | 5460        | -       | 4            | 5464        | -       | 4            |
| Counter value | 6825        | -       | 5            | 6830        | -       | 5            |
|               | 8190        | -       | 6            | 8192        | 6       | -            |
|               | 8192        | 7       | -            | 1366        | =       | 1            |
| '             | 1365        | -       | 1            | 2732        | -       | 2            |
|               |             | -       | -            |             | -       | -            |

- The final CMP2 value must not be equal to 0x0000
- In centered-pattern mode, it is mandatory to have an even number of triggers per switching period, to avoid unevenly spaced triggers

# External Event counter (1/2) 20

- The HRTIM v1 offers many options for timing-driven filtering (blanking) and windowing)
  - Typical use case: leading edge blanking (LEB)
- The HRTIM v2 features event-based filtering: an external event must have occurred a given number of times before being considered valid
  - Typical use case: valley skipping mode for flyback converters
    - At low-load, the next PWM cycle must start after N cycles of ringing (the lower the laod, the higher N)







## External Event counter (2/2) 21

- Immediate mode
  - Event is generated as soon as N consecutive events are occurring during a PWM period
    - · Event counter is reset on each and every new PWM period
- Cumulative mode (figure below)
  - event must occur at least once during multiple PWM period
    - counter is reset only if the event did not appear during the last PWM period





#### Extended FAULT features 22





#### FAULT blanking 23

- Possibility to add blanking with 2 options:
  - At turn-on (leading-edge blanking)
  - In between CMP3 and CMP4 events
- Each FLTx blanking window is associated with one timer

| Fault Input | Blanking window source |
|-------------|------------------------|
| FLT1        | Timer A                |
| FLT2        | Timer B                |
| FLT3        | Timer C                |
| FLT4        | Timer D                |
| FLT5        | Timer E                |
| FLT6        | Timer F                |



#### Fault counter 1/2

- The fault counter have 2 operating modes
  - Immediate mode
    - The fault is generated as soon as N consecutive faults are occurring during a PWM period
      - Event counter is reset on each and every new PWM period
  - Cumulative mode (figure below, counter = 2)
    - The fault must occur at least once during multiple PWM period
      - counter is reset only if the event did not appear during the last PWM period





#### Fault counter 2/2

- A FLTx input on which the counter is applied can be connected to several timing units
- A given FLTx input counter can be reset by a single source

| Fault Input | Fault counter Reset source |
|-------------|----------------------------|
| FLT1        | Timer A reset/roll-over    |
| FLT2        | Timer B reset/roll-over    |
| FLT3        | Timer C reset/roll-over    |
| FLT4        | Timer D reset/roll-over    |
| FLT5        | Timer E reset/roll-over    |
| FLT6        | Timer F reset/roll-over    |



#### Extended FAULT features 26

- Possibility to have an event converted into fault
  - If the over-current is present before the start of the pulse (output set, it is promoted as a Fault and shut-down the system)





### Short-circuit protection



For simplicity, the Ton min on PWM is not represented here



### Push-Pull improvements i

- Possibility to enable the deadtime mode together with push-pull
  - Hardware protection against erroneous 100% duty cycle setting (risk of shootthrough when controlling half-bridges)



- Possibility to use the push-pull mode with counter reset
  - Allows to use the push-pull mode for topologies with variable frequency PWM (LLC)



#### Classical PWM mode 29

- For CNT<CCR1 the output must be active otherwise inactive</li>
- Rationale: possibility to work without any preload and force the state at the time the CMP1 is written
  - Early turn-off, late turn-on
- One single compare register (CMP1)





# Up/Down mode(1/2) 30

- Useful for power supplies or motor-control applications, for instance:
  - Two 3-phase brushless motor
  - Three DC or stepper motors with full-bridges
- Simplifies the ADC sampling
  - Constant sampling frequency
  - Sampling at the middle of the pulse





# Up/Down mode(2/2)

- The following features are supported in up-down counting mode:
  - Half mode
  - Deadtime insertion
  - Push-pull mode, push-pull toggle done when counter = 0
  - Delayed Idle
  - Burst mode
- The following features are not supported in up-down counting mode:
  - Auto-delayed mode
  - Balanced Idle
- The capture function is supported with the following differences:
  - the capture value is referred to counting start, when up-counting
  - the capture value is referred to the PER event when down counting
  - the bit 16 of the capture register holds the counting direction status



# Using the Up/Down mode 32

- The UDM bits allows to select Up-only and Up/Down mode
- The set/reset crossbar programming differs:
  - An event enabled in HRTIM\_SETxyR will set the output during up-counting and reset the output during down-counting
  - An event enabled in HRTIM\_RSTxyR will reset the output during up-counting and set the output during down-counting





### Other possibilities with Up/Down mode

Asymmetric waveform (CMP2 must be > CMP1)

Double frequency (or zero voltage vector insertion for single-shunt motor control)

Cycle-by-cycle current control
also supported
(EEVx always reset
regardless of up/down)









# Up/Down mode 34

#### Multi-phase up-down mode





#### Roll-over event in Up/Down mode 1/2 35

- The Roll-over definition changes in Up/Down mode. It can be generated either:
  - When the counter is equal to 0 ("valley" mode)
  - When the counter reaches the period ("crest" mode)
- Several programming bits are available for defining when it has to be generated, for output set/reset, IRQ/DMA, ADC, repetition counter,...





#### ADC triggers extended for 5 ADCs 36

- The number of ADC triggers is extended from 4 to 10 triggers
- The triggers 1..4 (legacy) now include TimF trigger sources
- Triggers 5..10 are added, with standard setting
  - 5 control bits only
  - A single source out of 32 (no possibility for multiple sources per trigger)
- ADC trigger register update principle is maintained (one timer to be selected to update a given ADC trigger register)



#### ADC post-scaler

- For high switching-frequency application, it is possible to reduce the ADC triggering rate with the ADC post-scaler
- Each ADC trigger can be individually adjusted down to 1 out of 32







### No-overhead duty cycle zeroing

- It has been reported several times that zeroing duty cycle is cumbersome on the HRTIMv1 it
- On HRTIMv2, it is possible to force a null duty cycle by writing a null value in the Compare1 and/or Compare 3 register
- Only works in the following conditions
  - output SET event is generated by the PERIOD event
  - output RESET if generated by the compare 1 (respectively compare 3) event
  - the compare 1 (compare 3) event is active within the timer unit itself, and not used for other timing units



#### Easier interleaved schemes handling in

- Complements existing half mode
  - Useful for having 50% duty cycle and for dual interleaved topologies
- 2 new interleaved modes have been added for triple and quad interleaved or multiphase converters
  - CMP1, CMP2 and CMP3 values are automatically calculated when the new period is written into PFRxR

| Mode       | Dual interleaved<br>180°<br>HALF=1, INTLVD[1:0]=xx | Triple interleaved 120° HALF=0, INTLVD[1:0]=01 | Quad interleaved<br>90°<br>HALF=0, INTLVD[1:0]=10 |
|------------|----------------------------------------------------|------------------------------------------------|---------------------------------------------------|
| CMP1 value | PERxR / 2                                          | PERxR / 3                                      | PERxR / 4                                         |
| CMP2 value | Not affected                                       | 2 * (PERxR / 3)                                | PERxR / 2                                         |
| CMP3 value | Not affected                                       | Not affected                                   | 3 * (PERxR / 4)                                   |



### Balanced Idle resuming automatically

- Possibility to have a self re-start in balanced idle mode
  - By default, the PWM is stopped after the balanced idle entry



 If the Balanced Idle Automatic Resume mode is enabled, the PWM resumes normal operation on the cycle following pulse balancing sequence





### Re-synchronized update mode 41

- Useful when multiple timers are combined for a single converter
  - Typically for interleaved LLC
- When a reference timer provides the update event to (multiple) slave timer(s), this event can be either taken into account immediately or delayed up to the next reset / roll-over event. The update from adjacent timers





#### Swap mode 42

- Allows to swap 2 outputs in a single register access
  - SET1 and RST1 control registers acting on output 2
  - SET2 and RST2 control registers acting on output 1
- Benefits: reduces CPU burden
  - no need to reprogram the output crossbars
- All control bits located in the same register
  - Possibility to swap multiple PWM pairs simultaneously



# Releasing Your Creativity





